EEF 205E

From The Emerging Circuits and Computation Group at ITU
(Difference between revisions)
Jump to: navigation, search
(Weekly Course Plan)
 
Line 27: Line 27:
  
 
* Midterm Exams: '''50%'''
 
* Midterm Exams: '''50%'''
** 2 midterms (25% each) during the lecture time that will on '''15/11/2024''' and '''20/12/2024'''.
+
** 2 midterms (25% each) during the lecture time that will on '''15/11/2024''' and '''27/12/2024'''.
  
 
* Final Exam: '''40%'''
 
* Final Exam: '''40%'''

Latest revision as of 14:29, 9 October 2024


[edit] Syllabus

EEF 205E: Introduction to Logic Design, CRN: 10843, Fridays 8:30-11:30, Room: 6309 (EEF), Fall 2024.
Instructor

Mustafa Altun

  • Email: altunmus@itu.edu.tr
  • Tel: 02122856635
  • Office hours: 15:00 – 16:00 on Wednesdays in Room:3005, EEF (or stop by my office any time)
Teaching Assistant

İsmail Melik Türker

  • Email: turker16@itu.edu.tr
  • Room: 1105 EEF
Grading
  • Homeworks: 10%
    • 4 homeworks (2.5% each)
  • Midterm Exams: 50%
    • 2 midterms (25% each) during the lecture time that will on 15/11/2024 and 27/12/2024.
  • Final Exam: 40%
Textbook
  • Wakerly, J. F. (20XX). Digital Design Principles & Practices. Prentice Hall.
Reference Books
  • Roth Jr, C., & Kinney, L. (20XX). Fundamentals of logic design. Cengage Learning.
  • Mano, M. M., & Kime, C. R. (20XX). Logic and Computer Design Fundamentals. Prentice Hall.
Policies
  • Homeworks are due at the beginning of class. Late homeworks will be downgraded by 20% for each day passed the due date.
  • Exams are in closed-notes and closed-books format.
  • To be eligible of taking the final or the resit exam, your average, excluding the final, should be at least 40% of the class average.
  • To pass the class, your overall average should be at least 50% of the class average.

[edit] Weekly Course Plan

Date
Topic
Week 1, 4/10/2024 Introduction
Week 2, 11/10/2024 Digital logic fundamentals: gates, combinational circuits, Boolean expressions
Week 3, 18/10/2024 Digital logic fundamentals: truth tables, two-level forms (AND/OR/NAND/NOR), "don't cares"
Weeks 4, 25/10/2024 Logic minimization: Karnaugh maps, Quine-McCluskey method
Weeks 5, 1/11/2024 Logic minimization: Karnaugh maps, Quine-McCluskey method
Week 6, 8/11/2024 Combinational circuit design: building blocks (adders, multiplexers, decoders, etc.)
Weeks 7, 15/11/2024 MIDTERM I
Week 8, 22/11/2024 HOLIDAY!
Week 9, 29/11/2024 Combinational circuit design: implementing Boolean and arithmetic operations
Weeks 10, 6/12/2024 Area-Delay Performance analysis of combinational circuits
Week 11, 13/12/2024 Sequential circuits: latches & flip-flops
Week 12, 20/12/2024 Sequential circuit design: state graphs and tables, modules
Weeks 13, 27/12/2024 MIDTERM II
Weeks 14, 3/1/2025 Sequential circuit design: modules, state machines
Weeks 15, 10/1/2025 Sequential circuit design: modules, state machines

[edit] Course Materials

Shared through Ninova.

Personal tools
Namespaces

Variants
Actions
ECC
ECC (In Turkish)
Toolbox